DDR5 SDRAM


Double Data Rate 5 Synchronous Dynamic Random-Access Memory is a type of synchronous dynamic random-access memory. Compared to its predecessor DDR4 SDRAM, DDR5 was planned to reduce power consumption, while doubling bandwidth. The standard, originally targeted for 2018, was released on July 14, 2020.
A new feature called Decision Feedback Equalization enables input/output speed scalability for higher bandwidth and performance improvement. DDR5 has about the same latency as DDR4 and DDR3. DDR5 octuples the maximum dual in-line memory module capacity from 64 GB to 512 GB. DDR5 also has higher frequencies than DDR4, up to 9.6 GT/s is currently possible, 8.2 GT/s translates into around 64 GB/s of bandwidth. Speeds of more than 13 GT/s have been achieved using liquid nitrogen.
Rambus announced a working DDR5 DIMM in September 2017. On November 15, 2018, SK Hynix announced completion of its first DDR5 RAM chip; running at 5.2 GT/s at 1.1 V. In February 2019, SK Hynix announced a 6.4 GT/s chip, the highest speed specified by the preliminary DDR5 standard. The first production DDR5 DRAM chip was officially launched by SK Hynix on October 6, 2020.
The separate JEDEC standard Low Power Double Data Rate 5, intended for laptops and smartphones, was released in February 2019.
Compared to DDR4, DDR5 further reduces memory voltage to, a reduction from the 1.2 V required by DDR4. DDR5 modules incorporate on-board voltage regulators in order to reach higher speeds.
In 2024 the first CUDIMM and CSODIMM modules were introduced together with Intel Arrow Lake. These modules include a component to re-drive the clock signal to help reach higher speeds. AMD does not support CUDIMM, though Zen 5 will accept CUDIMMs in bypass mode.

Features

On-die ECC

Unlike DDR4, all DDR5 chips have on-die error-correction code, that detects and corrects transfer and storage errors before forwarding data to the CPU, to improve reliability and allow denser RAM chips with higher per-chip defect rate to be used.
On-die ECC happens at a lower level than true ECC memory—which has extra chips and data lines to the CPU—and does not report any details about whether errors are detected, unlike externally-controlled ECC. Sophisticated algorithms have been built to infer the existence of corrected errors based on non-corrected errors.

Subchannels

Each DDR5 DIMM has two independent channels. Earlier DIMM generations featured only a single channel and one CA bus controlling the whole memory module with its 64 or 72 data lines. Both subchannels on a DDR5 DIMM each have their own CA bus, controlling 32 bits for non-ECC memory and either 36 or 40 data lines for ECC memory, resulting in a total number of either 64, 72 or 80 data lines. The reduced bus width is compensated by a doubled minimum burst length of 16, which preserves the minimum access size of 64 bytes, which matches the cache line size used by modern x86 microprocessors.

Refreshing

DDR5 also decreased the refresh interval from 64 ms to 32 ms when operating at and below 85°C. The tRFC4 mechanism from DDR4 is retired. A tRFCsb timing is added.
It also provides two refresh commands: REFab and REFsb.

Memory modules

Multiple DDR5 memory chips can be mounted on a circuit board to form memory modules. For use in personal computers and servers, DDR5 memory is usually supplied in 288-pin dual in-line memory modules, more commonly known as DIMMs. As with previous memory generations, there are multiple DIMM variants available for DDR5.
Unbuffered memory modules directly expose the memory chip interface to the module connector. Registered or load-reduced variants use additional active circuitry on the memory module in order to buffer the signals between the memory controller and the DRAM chips. This reduces the capacitive load on the DDR5 bus.
DDR5 UDIMMs use 5 V input, whereas RDIMMs and LRDIMMs use 12 V. In order to prevent damage by accidental insertion of the wrong memory type, DDR5 UDIMMs and RDIMMs are not mechanically compatible. Additionally, DDR5 DIMMs are supplied with management interface power at 3.3 V, and use on-board circuitry to convert to the lower voltage required by the memory chips. Final voltage regulation close to the point of use provides more stable power, and mirrors the development of voltage regulator modules for CPU power supplies.

Operation

Standard DDR5 memory speeds range from 4,000 to 6,400 million transfers per second. Higher speeds may be added later, as happened with previous generations. XMP profiles currently allow 8000 MT/s with 1.400 V/1.450 V, which is much higher than 1.1 V in the JEDEC standard.
Compared to DDR4 SDRAM, the minimum burst length was doubled to 16, with the option of "burst chop" after eight transfers. The addressing range is also slightly extended as follows:
  • The number of chip ID bits remains at three bits, allowing up to eight stacked chips.
  • A third bank group bit was added, allowing up to eight bank groups.
  • The maximum number of banks per bank group remains at four,
  • The number of row address bits remains at 17, for a maximum of 128K rows.
  • One more column address bit is added, allowing up to 8192 columns in ×4 chips.
  • The least-significant three column-address bits are removed. All reads and writes must begin at a column address which is a multiple of 8. This is necessary due to the internal ECC.
  • One bit is reserved for addressing expansion as either a fourth chip ID bit or an additional row address bit .

    Command encoding

The command encoding was significantly rearranged and takes inspiration from that of LPDDR4; commands are sent using either one or two cycles with 14-bit bus. Some simple commands take one cycle, while any that include an address use two cycles to include 28 bits of information.
Also like LPDDR, there are now 256 8-bit mode registers, rather than eight 13-bit mode registers. Also, rather than one register being reserved for use by the registered clock driver chip, a complete second bank of mode registers is defined.
The "Write Pattern" command is new for DDR5; it is similar to a normal write command, but instead of taking data from the bus, the range is filled in with copies of a one-byte mode register instead of individual data. While this takes just as long to complete as a normal write, it frees up the command bus for other operations.
The multi-purpose command includes various sub-commands for training and calibration of the data bus.

Support

Intel

The 12th generation Alder Lake, 13th generation Raptor Lake, as well as 14th generation Raptor Lake Refresh CPUs support both DDR5 and DDR4 but, usually, there are only DIMM sockets for either one or the other on a motherboard. Some mainboards with Intel's H610 chipset support both DDR4 and DDR5, but not simultaneously.
Sapphire Rapids server CPUs, Core Ultra Series 1 Meteor Lake mobile CPUs, and the latest Core Ultra Series 2 Arrow Lake desktop CPUs all exclusively support DDR5 and Arrow Lake also supports CUDIMM DDR5 memory standard that allows for higher default speed of 6400 MT/s.

AMD

DDR5 and LPDDR5 are supported by the Ryzen 6000 series mobile APUs, powered by their Zen 3+ architecture. Ryzen 7000 and Ryzen 9000 series desktop processors also support DDR5 memory as standard.
Epyc fourth-generation Genoa and Bergamo server CPUs have support for 12-channel DDR5 on the SP5 socket.