Backside power delivery
Backside power delivery is an advanced semiconductor technology that relocates the power delivery network from the frontside to the backside of a silicon wafer. This technique aims to improve power efficiency, performance, and design flexibility in integrated circuits.
Overview
Traditionally, power and signal interconnects are both placed on the frontside of the silicon wafer. BPD separates these functions by placing power delivery interconnects on the backside of the wafer, thereby freeing up more space for signal interconnects on the frontside. This separation can lead to improved power integrity, reduced signal interference, and enhanced performance.Development and adoption
Intel's 20A process node
calls their implementation of BPD the PowerVia technology, scheduled for introduction in its 20A process node. Claimed benefits of PowerVia include a 6% increase in operating frequency, 30% reduction in power loss, and increased transistor density.PowerVia involves constructing transistors on the frontside of the silicon wafer while routing power interconnects on the backside. This process requires drilling deep, narrow through-silicon vias to connect the power interconnects to the transistors. Intel has developed methods to ensure that these TSVs do not compromise the reliability or thermal management of the chip. Intel's Blue Sky Creek test chip demonstrated the benefits of this approach, showing over 90% cell utilization and potential cost reduction.
TSMC's N2 and A16 nodes
has explored BPD, initially planning to introduce it in their N2P process node. However, TSMC decided to delay the incorporation of BPD due to cost and complexity considerations. Instead, they will focus on other enhancements, such as the NanoFlex technology, which allows for greater optimization of performance, power, and area through flexible cell design.TSMC's A16 process node, set to debut in 2025, integrates the Super PowerRail architecture along with nanosheet transistors. This combination aims to enhance computational efficiency and reduce energy consumption. The A16 process is designed to alleviate IR drop, simplify power distribution, and allow for tighter chip packaging. TSMC claims that A16 can achieve a 10% higher clock speed or a 15% to 20% decrease in power consumption compared to the N2P node, while also increasing chip density by up to 10%.